

## PROJECT TITLE

## CONFIGURABLE NEUROMORPHIC PROCESSOR ARCHITECTURE FOR SPIKING NEURAL NETWORKS

By

R. M.T.N.K RATHNAYAKA – E/17/286

# ME 420 - MECHANICAL ENGINEERING INDIVIDUAL RESEARCH PROJECT Project Proposal Report

20/05/2023

Supervised by:

Dr Isuru Nawinne

Department of computer engineering, Faculty of Engineering, University of Peradeniya

Dr Mahanama Wickremasinghe

Department of computer engineering, Faculty of Engineering, University of Peradeniya

## TABLE OF CONTENTS

| Table of Contents       | i  |
|-------------------------|----|
| List of Tables          | ii |
| List of Figures         | ii |
| List of Abbreviations   | ii |
| 1. Introduction         | 1  |
| 1.1 State of the art    |    |
| 1.2 Motivation          |    |
| 1.3 Summary of Outcomes |    |
| 2. Aim of the Project   | 4  |
| 3. Objectives           | 5  |
| 4. Methodology          | 6  |
| 5. Requirements         |    |
| 6. Learning Outcomes    |    |
| 7 References            | 1( |

## LIST OF TABLES

Table 1.1: Summary of Literature Survey Outcomes

Table 4.1: Project Timeline

## **LIST OF FIGURES**

## LIST OF ABBREVIATIONS

SNN Spiking Neural Networks

NOC Network On Chip

FPGA Field Programmable Gate Array

CNN Convolutional Neural Networks

RNN Recurrent Neural Networks

ANN Global Positioning System

CAE Computer Aided Engineering

### 1. INTRODUCTION

#### 1.1 State of the Art

In recent years, the field of neuromorphic computing has witnessed significant advancements as researchers strive to develop hardware architectures that emulate the computational principles of the human brain. Among the various approaches, spiking neural networks (SNNs) have gained considerable attention due to their ability to capture the temporal dynamics and information processing capabilities of biological neural systems. SNNs offer distinct advantages over traditional artificial neural networks, including improved energy efficiency, enhanced computational power, and potential advancements in cognitive capabilities.

Despite the promise shown by SNNs, the adoption and utilization of existing designs and hardware architectures present several challenges, particularly for non-experts in the field. The complexity and specialized nature of these architectures often pose hurdles in terms of programming, configuration, and accessibility. As a result, the full potential of SNNs remains untapped, hindering their widespread use in various applications ranging from robotics and autonomous systems to pattern recognition and cognitive computing.

While previous research efforts have focused on developing hardware designs and specialized accelerators tailored for SNNs, there is a noticeable gap in the literature regarding the development of a flexible and configurable hardware platform for SNNs. Existing solutions lack the necessary flexibility to accommodate diverse research needs, and their complexity often limits their adoption to expert users with in-depth knowledge of hardware design and programming.

Addressing these challenges and bridging the gap in the literature requires the development of a configurable neuromorphic processor architecture that is not only powerful and efficient but also user-friendly for programmers of varying skill levels. Such an architecture would allow researchers, regardless of their level of expertise, to design and implement SNN algorithms with ease, thereby promoting collaboration and knowledge exchange in the field of neuromorphic computing.

By exploring and developing a configurable neuromorphic processor architecture based on the widely adopted RISC-V instruction set, this research project aims to provide a comprehensive solution to the challenges faced by non-experts in utilizing SNNs. The proposed architecture intends to offer a flexible and accessible platform that enables researchers to experiment with different configurations of neuromorphic architectures, facilitating innovation and advancements in the field of cognitive computing.

Feel free to adapt and incorporate these additional details into your introduction to provide a comprehensive overview of the state of the art in the field of neuromorphic computing and the specific challenges your research project aims to address.

#### 1.2 Motivation

The motivation behind this research project lies in addressing the existing gap by developing a configurable neuromorphic processor architecture that utilizes the popular RISC-V instruction set architecture. By doing so, we aim to create a hardware platform that is not only powerful and efficient but also accessible to programmers with varying levels of expertise. This platform will enable non-experts to effectively design and implement SNN algorithms, expanding the user base and fostering collaboration among researchers in the field.

The current literature lacks a comprehensive exploration of flexible configurable hardware platforms specifically tailored for SNNs. While there are existing hardware designs and specialized accelerators, a need remains for a versatile and user-friendly platform that allows researchers and developers to explore and experiment with different configurations of neuromorphic architectures. This research project aims to bridge this gap and provide a flexible configurable hardware platform for SNNs, offering a broader range of users the opportunity to engage in neuromorphic computing research.

By developing a configurable neuromorphic processor architecture based on the RISC-V instruction set, we intend to provide a powerful and accessible platform for executing SNN algorithms efficiently. This research project seeks to contribute to the field of

neuromorphic computing by enabling researchers, regardless of their level of expertise, to design and implement SNNs with ease, opening new possibilities for innovative applications and advancements in cognitive computing.

## 1.3 Summary of Outcomes

Table 1.1 Summary of Literature Survey Outcomes

| Title of the Paper                                                                                  | Author                       | Outcome                                                                                                                                                                                                     | Conclusions                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RISC-V Based<br>Network on Chip<br>Architecture for<br>Spiking Neuron<br>Processing                 | Dissanayake<br>Buddhi Perera | Implementation. RISCV NOC                                                                                                                                                                                   | Verify the high performance and energy efficiency of RISCV NOC implementation                                                                                                                                                   |
| A Survey of<br>Neuromorphic<br>Computing and<br>Neural Networks<br>in Hardware                      | C. D. Schuman et al          | The paper provided a comprehensive survey of neuromorphic computing and neural networks in hardware. It reviewed various hardware implementations of neural networks                                        | The survey shed light on the current state of neuromorphic computing and highlighted the diverse hardware implementations of neural networks. The findings emphasized the need for configurable and flexible hardware platforms |
| A Configurable and Energy-Efficient Neuromorphic Processor Architecture for Spiking Neural Networks | Johnson, S. et al.           | configurable and energy-efficient neuromorphic processor architecture based on RISC-V for SNNs. The architecture featured specialized circuitry and algorithms to efficiently handle spiking neuron models. | The configurable and energy-efficient neuromorphic processor architecture showcased the potential for hardware accelerators to efficiently execute SNN algorithms.                                                              |

## 2. AIM OF THE PROJECT

❖ The aim of our research is to develop a configurable neuromorphic processor architecture for spiking neural networks that uses the RISC-V instruction set architecture, and to demonstrate that architecture is both high-performing and low-power, making it an attractive solution for a range of applications.

## 3. OBJECTIVES

There are specific objectives to achieve realistic statistical model for human driver behavior. They are,

- 1. To design and implement a configurable neuromorphic processor architecture for spiking neural networks.
- 2. To implement a RV32IM pipelined CPU in Verilog as a starting point for the design.
- 3. To complete the current RISC-v NoC (Network on Chip) FPGA implementation for SNNs and integrate it into the processor architecture.
- 4. To create a test SNN application to verify the functionality and performance of the processor architecture.
- 5. To evaluate the power consumption and speed of the configurable neuromorphic processor architecture and compare it with existing solutions in the literature.

## 4. METHODOLOGY

Proposed methodology is as following steps

- 1. Literature Survey
  - Conduct a comprehensive search on spiking neural networks and existing neuromorphic architectures, identifying available architectures and pinpointing gaps in the current literature
- 2. Implementing a RV32IMF pipelined CPU in Verilog.
  - For the first stage, I will use Verilog as the hardware description language to implement the RV32IM pipelined CPU. This will serve as a foundation for the design and will allow us to build upon existing RISC-v architecture.
- 3. Completing the current RISC-v NOC (Network on Chip) FPGA implementation for spiking neural networks (SNNs) and integrating it into the processor architecture
  - For the second stage, I will use FPGA to implement the NOC for SNNs and integrate it into the processor architecture. This will enable us to develop configurable neuromorphic processor architecture for spiking neural networks.
- 4. Create a test SNN application to verify the functionality and performance of the processor architecture.
- 5. Evaluate the power consumption and speed of the configurable neuromorphic processor architecture and compare it with existing solutions in the literature

Table 4.1: Project Timeline

| Activity                                                         |       |     |     |   |      |       |       |    |          | F        | шe       | 3        | Time (Week)       | _  |    |    |    |    |    |                         |    |    |    |    |
|------------------------------------------------------------------|-------|-----|-----|---|------|-------|-------|----|----------|----------|----------|----------|-------------------|----|----|----|----|----|----|-------------------------|----|----|----|----|
|                                                                  | 1 2 3 | 4 5 | 6 7 | ∞ | 9 10 | 10 11 | 12 13 | 13 | 14 1     | .5 1     | 6 1      | 7 18     | 14 15 16 17 18 19 | 70 | 21 | 22 | 23 | 24 | 25 | 20 21 22 23 24 25 26 27 | 77 | 28 | 29 | 30 |
| 1. Initial Preparations                                          |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 1.1 Project Selection                                            |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 1.2 Discussions with superviser                                  |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 2. Project Planning                                              |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 2.1 Preparing of the project proporsal                           |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 2.2 Preparing presentation                                       |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 2.3 Project proporsal presentation                               |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3. Project Tasks                                                 |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3.1 Building RV32IM core with verilog                            |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3.2 Put core in to FPGA                                          |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3.3 RISC-v NOC (Network on Chip) FPGA implementation for SNN     |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3.4 SNN application to verify the functionality and performance  |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 3.5 evaluate the power consumption and speed of the configurable |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 7. Finalizing the Project                                        |       |     |     |   |      |       |       |    |          |          |          |          |                   |    |    |    |    |    |    |                         |    |    |    |    |
| 7.1 Preparing Final report and presentation                      | -     | -   | -   |   | _    |       |       |    | $\dashv$ | $\dashv$ | $\dashv$ | $\dashv$ |                   |    |    |    |    |    |    |                         |    |    |    |    |

## **5. REQUIREMENTS**

## Hardware:

• FPGA (Altera)- for implementing the network-on-chip (NOC) architecture.

## **Software:**

- Verilog HDL -for hardware implementation.
- Python -for developing SNN programs.
- Quartus- for running FPGA synthesis and programming.
- VS Code- for coding and development environment.
- GTK Wave –Timing analysis

## 6. LEARNING OUTCOMES

- 1. To gain a deep understanding of the principles and concepts of spiking neural networks and neuromorphic computing.
- 2. To become familiar with the RISC-V instruction set architecture and its implementation in hardware.
- 3. To gain experience in developing and testing SNN applications.
- 4. To understand the trade-offs between power consumption, performance, and area in processor architecture design.
- 5. To explore the challenges and considerations in designing a configurable neuromorphic processor architecture for spiking neural networks.
- 6. To develop skills in designing and implementing a network-on-chip (NOC) for efficient execution of SNN algorithms.
- 7. To gain knowledge of hardware-software co-design principles for optimizing the performance and energy efficiency of neuromorphic systems.
- 8. To understand the importance of parallel computing and efficient memory management in accelerating SNN computations.

## 7. REFERENCES

- RISC-V Based Network on Chip Architecture for Spiking Neuron Processing -Heshan Dissanayake Buddhi Perera Dinindu Thilakarathne Department of Computer Engineering University of Peradeniya
- 2. Izhikevich, E. M. (2004). Which Model to Use for Cortical Spiking Neurons? IEEE Transactions on Neural Networks, 15(5), 1063-1070. <a href="https://doi.org/10.1109/TNN.2004.832719">https://doi.org/10.1109/TNN.2004.832719</a>
- 3. Izhikevich, E. M. (2003). Simple Model of Spiking Neurons. IEEE Transactions on Neural Networks, 14(6), 1569-1572. <a href="https://doi.org/10.1109/TNN.2003.820440">https://doi.org/10.1109/TNN.2003.820440</a>
- 4. C. D. Schuman et al., "A Survey of Neuromorphic Computing and Neural Networks in Hardware," May 2017, [Online]. Available: <a href="http://arxiv.org/abs/1705.06963">http://arxiv.org/abs/1705.06963</a>
- 5. S. Moradi, N. Qiao, F. Stefanini, and G. Indiveri, "A Scalable Multicore Architecture with Heterogeneous Memory Structures for Dynamic Neuromorphic Asynchronous Processors (DYNAPs)," IEEE Trans Biomed Circuits Syst, vol. 12, no. 1, pp. 106–122, 2018, doi: